### 1500MHz, 30W, 50V High Power RF LDMOS FETs

### Description

The MU1503V is a 30-watt, highly rugged, unmatched LDMOS FET, designed for wide-band commercial and industrial applications at frequencies HF to 1.5 GHz.

MU1503V

• Typical Performance (On Innogration narrow band fixture with device soldered):

 $V_{DD} = 50 \text{ Volts}$ ,  $I_{DQ} = 100 \text{ mA}$ , CW.

| Frequency | Gp (dB) | P <sub>out</sub> (W) | η <sub>D</sub> @P <sub>out</sub> (%) |
|-----------|---------|----------------------|--------------------------------------|
| 915 MHz   | 24      | 36                   | 60                                   |

• Typical Performance (On Innogration narrow band fixture with device soldered):

 $V_{DD} = 50 \text{ Volts}$ ,  $I_{DQ} = 100 \text{ mA}$ , CW.

| Frequency | Gp (dB) | P <sub>out</sub> (W) | η <sub>D</sub> @P <sub>out</sub> (%) |  |
|-----------|---------|----------------------|--------------------------------------|--|
| 162.5MHz  | 28      | 39                   | 70                                   |  |

•Typical Performance (On Innogration narrow band fixture with device soldered):

 $V_{DD} = 50 \text{ Volts}, I_{DQ} = 100 \text{ mA}, CW.$ 

| Frequency | Gp (dB) | P <sub>out</sub> (W) | η <sub>D</sub> @P <sub>out</sub> (%) |
|-----------|---------|----------------------|--------------------------------------|
| 81.36MHz  | 21      | 40                   | 73                                   |

#### **Features**

- High Efficiency and Linear Gain Operations
- Integrated ESD Protection
- · Excellent thermal stability, low HCI drift
- Large Positive and Negative Gate/Source Voltage Range for Improved Class C Operation
- · Pb-free, RoHS-compliant

### **Suitable Applications**

- 2-30MHz (HF or Short wave communication)
- 30-88MHz (Ground communication)
- 54-88MHz (TV VHF I)
- 88-108MHz (FM)
- 118 -140MHz (Avionics)

- 136-174MHz (Commercial ground communication)
- 160-230MHz (TV VHF III)
- 30-512MHz (Jammer, Ground/Air communication)
- 470-860MHz (TV UHF)
- 100kHz 1000MHz (ISM, instrumentation)

**Table 1. Maximum Ratings** 

| Rating                         | Symbol       | Value       | Unit |
|--------------------------------|--------------|-------------|------|
| DrainSource Voltage            | $V_{	t DSS}$ | 120         | Vdc  |
| GateSource Voltage             | $V_{\sf GS}$ | -10 to +10  | Vdc  |
| Operating Voltage              | $V_{DD}$     | +55         | Vdc  |
| Storage Temperature Range      | Tstg         | -65 to +150 | °C   |
| Case Operating Temperature     | Tc           | +150        | °C   |
| Operating Junction Temperature | TJ           | +225        | °C   |

**Table 2. Thermal Characteristics** 

# **MU1503V LDMOS TRANSISTOR**

Document Number: MU1503V Preliminary Datasheet V1.3

| Characteristic                                        | Symbol | Value | Unit  |
|-------------------------------------------------------|--------|-------|-------|
| Thermal Resistance, Junction to Case                  | Rejc   | 0.95  | °C/W  |
| T <sub>C</sub> = 85°C, T <sub>J</sub> =200°C, DC test | RejC   | 0.93  | -0/00 |

#### **Table 3. ESD Protection Characteristics**

| Test Methodology                  | Class   |  |
|-----------------------------------|---------|--|
| Human Body Model (per JESD22A114) | Class 2 |  |

### Table 4. Electrical Characteristics (TA = 25 $^{\circ}$ C unless otherwise noted)

| Characteristic                                                                                                                                             | Symbol               | Min | Тур       | Max | Unit |
|------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-----|-----------|-----|------|
| DC Characteristics                                                                                                                                         |                      |     |           |     |      |
| Drain-Source Voltage                                                                                                                                       | .,                   |     | 400       |     | V    |
| V <sub>GS</sub> =0, I <sub>DS</sub> =1.0mA                                                                                                                 | V <sub>(BR)DSS</sub> |     | 122       |     | V    |
| Zero Gate Voltage Drain Leakage Current                                                                                                                    |                      |     |           | 1   | ^    |
| $(V_{DS} = 50V, V_{GS} = 0 V)$                                                                                                                             | I <sub>DSS</sub>     |     |           | ı   | μΑ   |
| GateSource Leakage Current                                                                                                                                 |                      |     |           | 4   | Δ.   |
| $(V_{GS} = 10 \text{ V}, V_{DS} = 0 \text{ V})$                                                                                                            | I <sub>GSS</sub>     |     | <u>——</u> | 1   | μΑ   |
| Gate Threshold Voltage                                                                                                                                     | V (II)               |     | 0.70      |     | V    |
| $(V_{DS} = 50V, I_D = 600 \mu A)$                                                                                                                          | V <sub>GS</sub> (th) |     | 2.73      |     | V    |
| Gate Quiescent Voltage                                                                                                                                     | V                    |     | 2.57      |     | V    |
| (V <sub>DD</sub> = 50 V, I <sub>D</sub> = 100 mA, Measured in Functional Test)                                                                             | $V_{GS(Q)}$          |     | 3.57      |     | V    |
| Common Source Input Capacitance                                                                                                                            | C <sub>ISS</sub>     |     | 28.3      |     | pF   |
| (V <sub>GS</sub> = 0V, V <sub>DS</sub> =50 V, f = 1 MHz)                                                                                                   |                      |     |           |     |      |
| Common Source Output Capacitance                                                                                                                           | Coss                 |     | 11.9      |     | pF   |
| $(V_{GS} = 0V, V_{DS} = 50 V, f = 1 MHz)$                                                                                                                  |                      |     |           |     |      |
| Common Source Feedback Capacitance                                                                                                                         | C <sub>RSS</sub>     |     | 0.38      |     | pF   |
| (V <sub>GS</sub> = 0V, V <sub>DS</sub> =50 V, f = 1 MHz)                                                                                                   |                      |     |           |     |      |
| Functional Tests (In Demo Test Fixture, 50 ohm system) V <sub>DD</sub> = 50 Vdc, I <sub>DQ</sub> = 100mA, f = 915 MHz, CW Signal Measurements, Pin=21.5dBm |                      |     |           |     |      |

| Power Gain@Pout       | Gp             |    | 24 | <br>dB |
|-----------------------|----------------|----|----|--------|
| Output Power          | Pout           | 30 | 36 | W      |
| Drain Efficiency@Pout | η <sub>D</sub> |    | 60 | <br>%  |
| Input Return Loss     | IRL            |    | -7 | <br>dB |

## **MU1503V LDMOS TRANSISTOR**

### TYPICAL CHARACTERISTICS

Figure 1: Pulsed CW Gain and Power Efficiency as a Function of Pout at 162.5MHz

Signal: CW Vgs=3.72V, Vds=50V, Idq=100mA





## **MU1503V LDMOS TRANSISTOR**

### **Package Outline**

Flanged ceramic package; 2 leads



Figure 1. Package Outline PKG-G2E

Document Number: MU1503V Preliminary Datasheet V1.3

### **Revision history**

**Table 5. Document revision history** 

| Date       | Revision | Datasheet Status                          |
|------------|----------|-------------------------------------------|
| 2017/7/18  | V1.0     | Preliminary Datasheet Creation            |
| 2021/1/15  | V1.1     | Add 162.5MHz data                         |
| 2021/11/8  | V1.2     | Update package outline                    |
| 2024/10/29 | V1.3     | Add 81.36MHz application data on 1st page |

Application data based on GZY-19-07/HL-24-47

#### **Disclaimers**

Specifications are subject to change without notice. Innogration believes the information contained within this data sheet to be accurate and reliable. However, no responsibility is assumed by Innogration for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Innogration . Innogration makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose. "Typical" parameters are the average values expected by Innogration in large quantities and are provided for information purposes only. These values can and do vary in different applications and actual performance can vary over time. All operating parameters should be validated by customer's technical experts for each application. Innogration products are not designed, intended or authorized for use as components in applications intended for surgical implant into the body or to support or sustain life, in applications in which the failure of the Innogration product could result in personal injury or death or in applications for planning, construction, maintenance or direct operation of a nuclear facility. For any concerns or questions related to terms or conditions, pls check with Innogration and authorized distributors Copyright © by Innogration (Suzhou) Co.,Ltd.